DocumentCode :
3600032
Title :
Finite state machines: a deeper look into synthesis optimization for VHDL
Author :
Nebhrajani, Vijay A. ; Suthar, Nayan
Author_Institution :
VLSI Design Team, Pune Univ. Campus, India
fYear :
1998
Firstpage :
516
Lastpage :
521
Abstract :
This paper provides a deeper insight into the synthesis mechanism of VHDL tools. It examines three methods of writing VHDL code, and each of the three models finite state machines in a different way. There can be significant reductions in the VLSI area and improvements in performance by adopting a certain modeling style, but this is at the cost of writing low level VHDL code, thereby undermining the purpose of VHDL as the design, entry medium. However, there is a simpler approach, which is demonstrated by a software tool called vtvt which allows writing VHDL code at high level and optimizes for area and performance without the burden of writing and maintaining low level code
Keywords :
VLSI; finite state machines; hardware description languages; high level synthesis; integrated circuit design; optimisation; FSM modelling; VHDL code; VLSI area reduction; finite state machines; high level code; synthesis optimization; vtvt software tool; Automata; Circuits; Costs; Decoding; Design optimization; Hardware; History; Software tools; Very large scale integration; Writing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 1998. Proceedings., 1998 Eleventh International Conference on
ISSN :
1063-9667
Print_ISBN :
0-8186-8224-8
Type :
conf
DOI :
10.1109/ICVD.1998.646658
Filename :
646658
Link To Document :
بازگشت