DocumentCode :
3600669
Title :
Performance Analysis of a Low-Power High-Speed Hybrid 1-bit Full Adder Circuit
Author :
Bhattacharyya, Partha ; Kundu, Bijoy ; Ghosh, Sovan ; Kumar, Vinay ; Dandapat, Anup
Author_Institution :
Dept. of Electron. & Telecommun. Eng., Indian Inst. of Eng. Sci. & Technol., Howrah, India
Volume :
23
Issue :
10
fYear :
2015
Firstpage :
2001
Lastpage :
2008
Abstract :
In this paper, a hybrid 1-bit full adder design employing both complementary metal-oxide-semiconductor (CMOS) logic and transmission gate logic is reported. The design was first implemented for 1 bit and then extended for 32 bit also. The circuit was implemented using Cadence Virtuoso tools in 180-and 90-nm technology. Performance parameters such as power, delay, and layout area were compared with the existing designs such as complementary pass-transistor logic, transmission gate adder, transmission function adder, hybrid pass-logic with static CMOS output drive full adder, and so on. For 1.8-V supply at 180-nm technology, the average power consumption (4.1563 μW) was found to be extremely low with moderately low delay (224 ps) resulting from the deliberate incorporation of very weak CMOS inverters coupled with strong transmission gates. Corresponding values of the same were 1.17664 μW and 91.3 ps at 90-nm technology operating at 1.2-V supply voltage. The design was further extended for implementing 32-bit full adder also, and was found to be working efficiently with only 5.578-ns (2.45-ns) delay and 112.79-μW (53.36-μW) power at 180-nm (90-nm) technology for 1.8-V (1.2-V) supply voltage. In comparison with the existing full adder designs, the present implementation was found to offer significant improvement in terms of power and speed.
Keywords :
CMOS logic circuits; adders; logic design; low-power electronics; CMOS inverters; CMOS logic; adder design; complementary pass-transistor logic; hybrid pass-logic; low-power high-speed hybrid 1-bit full adder circuit; power 1.17664 muW; power 112.79 muW; power 4.1563 muW; power 53.36 muW; power consumption; size 180 nm; size 90 nm; static CMOS output drive full adder; time 2.45 ns; time 224 ps; time 5.578 ns; time 91.3 ps; transmission function adder; transmission gate adder; transmission gate logic; voltage 1.2 V; voltage 1.8 V; Adders; Capacitance; Delays; Logic gates; Power demand; Propagation delay; Transistors; Carry propagation adder; high speed; hybrid design; low power;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2014.2357057
Filename :
6912977
Link To Document :
بازگشت