Title :
A 6-bit 2.5-GS/s Time-Interleaved Analog-to-Digital Converter Using Resistor-Array Sharing Digital-to-Analog Converter
Author :
Hokyu Lee ; Aurangozeb ; Sejin Park ; Jintae Kim ; Chulwoo Kim
Author_Institution :
Dept. of Electr. Eng., Korea Univ., Seoul, South Korea
Abstract :
This paper presents a 6-bit 2.5-GS/s time-interleaved (TI) successive-approximation-register (SAR) analog-to-digital converter (ADC) that uses a resistor-array sharing digital-to-analog converter (RASD). By applying the input folding technique in the input stage and utilizing the flash-assisted TI-SAR ADC with the proposed RASD, the static power dissipation is reduced by 69%. ON-chip and OFF-chip calibration techniques are used to compensate the interchannel error sources. The prototype was fabricated in a 65-nm CMOS process technology. The peak integral nonlinearity and differential nonlinearity are measured as 0.52 and 0.51 LSB, respectively. At 2.5 GS/s, a signal-to-noise and distortion ratio (SNDR) of 18.6/31.9 dB and a spurious-free dynamic range (SFDR) of 23.7/42.1 dBc are measured before and after the calibration at the Nyquist input frequency with 1 Vpp-diff input signal, and the figure of merit is 0.27 pJ/conversion-step. This chip consumes 22 mW at 1.2-V supply and occupies 0.27-mm2 area.
Keywords :
CMOS digital integrated circuits; analogue-digital conversion; digital-analogue conversion; CMOS process technology; LSB; Nyquist input frequency; RASD; SFDR; SNDR; TI-SAR ADC; calibration technique; complementary metal oxide semiconductor; interchannel error source; least significant bit; power 22 mW; power dissipation; resistor-array sharing digital-to-analog converter; signal-to-noise and distortion ratio; size 65 nm; spurious-free dynamic range; successive-approximation-register; time-interleaved analog-to-digital converter; voltage 1.2 V; word length 6 bit; Arrays; Calibration; Clocks; Resistors; Synchronization; Very large scale integration; Analog-to-digital converter (ADC); calibration; input folding; resistive digital-to-analog converter (RDAC); successive approximation register (SAR); time-interleaving (TI); time-interleaving (TI).;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2014.2372033