DocumentCode :
3601765
Title :
Automatic Placement to Improve Capacitance Matching Using a Generalized Common-Centroid Layout and Spatial Correlation Optimization
Author :
Soares, Carlos Fernando T. ; Petraglia, Antonio
Author_Institution :
Fed. Univ. of Rio de Janeiro, Rio de Janeiro, Brazil
Volume :
34
Issue :
10
fYear :
2015
Firstpage :
1691
Lastpage :
1695
Abstract :
In analog designs, the most widely adopted layout practice to improve matching is the symmetrical common-centroid placement. However, this arrangement cannot be obtained in general. In this paper, it is shown that there are asymmetrical placements with a common centroid which are also immune to process gradients and suitable for designs where a symmetrical layout is not possible. In addition, this paper proposes an automated method, based on a standard simulated annealing framework, to arrange fully-integrated capacitors in a layout to improve their matching.
Keywords :
analogue integrated circuits; capacitors; integrated circuit layout; simulated annealing; analog designs; automated method; automatic placement; capacitance matching; fully-integrated capacitors; generalized common centroid layout; spatial correlation optimization; standard simulated annealing framework; symmetrical common centroid placement; Capacitance; Capacitors; Correlation; Layout; Nickel; Optimization; Symmetric matrices; CMOS integrated circuits; Capacitors; design automation; layout; simulated annealing; switched capacitor circuits;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2015.2419624
Filename :
7079383
Link To Document :
بازگشت