DocumentCode :
3602028
Title :
Vertical type double gate tunnelling FETs with thin tunnel barrier
Author :
Jang Hyun Kim ; Sang Wan Kim ; Hyun Woo Kim ; Byung-Gook Park
Author_Institution :
Sch. of Nano-Sci. & Technol., Seoul Nat. Univ., Seoul, South Korea
Volume :
51
Issue :
9
fYear :
2015
Firstpage :
718
Lastpage :
720
Abstract :
A vertical type tunnelling field-effect transistor (TFET) with a thin tunnel junction based on a bulk Si substrate is presented. In the authors´ previously reported L-shaped TFET, a thin tunnel barrier and a large tunnelling area were employed on the source side to achieve a steep subthreshold swing (SS) and high on-current, which can lead to the TFET´s outstanding performance. The proposed TFET devices demonstrate a SS of 32 mV/decade averaged over five decades and an Ion > 10-5 A/μm. Moreover, the on-current can be increased easily by adjusting the height of the source. However, since a hump phenomenon in the transfer curves occurred, the hump behaviour in the proposed device was investigated. After investigating it, the hump behaviour was found to have originated from two different tunnelling regions. Moreover, their threshold voltages show different values. Using a capping layer that can be made by gradual doping, the hump behaviour can be suppressed.
Keywords :
elemental semiconductors; field effect transistors; silicon; tunnelling; L-shaped TFET; Si; bulk Si substrate; capping layer; gradual doping; hump phenomenon; steep subthreshold swing; thin tunnel barrier; thin tunnel junction; threshold voltages; transfer curves; tunnelling regions; vertical type double gate tunnelling FET; vertical type tunnelling field-effect transistor;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2014.3864
Filename :
7095694
Link To Document :
بازگشت