Title :
DFT Architecture With Power-Distribution-Network Consideration for Delay-Based Power Gating Test
Author :
Tenentes, Vasileios ; Khursheed, Saqib ; Rossi, Daniele ; Sheng Yang ; Al-Hashimi, Bashir M.
Author_Institution :
Dept. of Electron. & Comput. Sci., Univ. of Southampton, Southampton, UK
Abstract :
This paper shows that existing delay-based testing techniques for power gating exhibit both fault coverage and yield loss due to deviations at the charging delay introduced by the distributed nature of the power-distribution-networks (PDNs). To restore this test quality (TQ) loss, which could reach up to 67.7% of false passes and 25% of false fails due to stuck-open faults, we propose a design-for-testability logic that accounts for a distributed PDN. The proposed logic is optimized by an algorithm that also handles uncertainty due to process variations and offers tradeoff flexibility between test application time and area cost. A calibration process is proposed to bridge model-to-hardware discrepancies and increase TQ when considering systematic variations. Through SPICE simulations, we show complete recovery of the TQ lost due to PDNs. The proposed method is robust, sustaining 80.3%-98.6% of the achieved TQ under high random and systematic process variations. To the best of our knowledge, this paper presents the first analysis of the PDN impact on TQ and offers a unified test solution for both ring and grid power gating styles.
Keywords :
discrete Fourier transforms; fault diagnosis; integrated circuit interconnections; integrated circuit testing; logic testing; DFT architecture; PDN; SPICE simulation; TQ loss; area cost; bridge model-to-hardware discrepancies; calibration process; charging delay; delay-based power gating test; delay-based testing technique; design-for-testability logic; distributed PDN; fault coverage; grid power gating style; power-distribution-network; power-distribution-networks; process variation; random variation; stuck-open faults; systematic process variation; test application time; test quality loss; tradeoff flexibility; yield loss; Circuit faults; Computer architecture; Delays; Discrete Fourier transforms; Integrated circuit modeling; Silicon; Testing; Design-for-testability (DFT); dft; grid style; power gating; power-distribution-network; power-distribution-network (PDN); ring style; systematic variations; systematic variations (SVs); test quality; test quality (TQ);
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
DOI :
10.1109/TCAD.2015.2446939