DocumentCode :
3603657
Title :
NISC-Based Soft-Input–Soft-Output Demapper
Author :
Rizk, Mostafa ; Baghdadi, Amer ; Je?Œ??ze?Œ??quel, Michel ; Mohanna, Yasser ; Atat, Youssef
Author_Institution :
Dept. of Electron., Lab. des Sci. et Tech. de l´Inf., de la Commun. et de la Connaissance, Telecom Bretagne, Brest, France
Volume :
62
Issue :
11
fYear :
2015
Firstpage :
1098
Lastpage :
1102
Abstract :
Applications in wireless digital communication field are becoming increasingly complex and diverse. Circuits and systems adopted in this application domain must not only consider performance and implementation constraints but also the requirement of flexibility. The combination of flexibility and the ever increasing performance requirements demands design approach that provides better ways of controlling and managing hardware resources. An application-specific instruction-set processor (ASIP) design approach is a key trend in designing flexible architectures. The ASIP concept implies dynamic scheduling of a set of instructions that generally leads to an overhead related to instruction decoding. The no-instruction-set-computer (NISC) concept has been introduced to reduce this overhead through the adoption of static scheduling. In this brief, the NISC approach is explored through a case-study design of universal demapper for multiple wireless standards. The proposed design has common main architectural choices as a state-of-the-art ASIP for comparison purpose. The obtained results illustrate a significant improvement in execution time and implementation area while using identical computational resources and supporting same flexibility parameters.
Keywords :
application specific integrated circuits; dynamic scheduling; instruction sets; integrated circuit design; ASIP design approach; NISC-based soft-input-soft-output demapper; application-specific instruction-set processor; dynamic scheduling; flexible architectures; instruction decoding; multiple wireless standards; no-instruction-set-computer; universal demapper; Computer architecture; Euclidean distance; Hardware; Modulation; Pipelines; Registers; Wireless communication; Demapper; No-Instruction-Set-Computer (NISC); demapper; flexibility; iterative processing; multi-standard wireless system; multistandard wireless system; no-instruction-set-computer (NISC);
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2015.2455991
Filename :
7155493
Link To Document :
بازگشت