Title :
Impact of Intrinsic Channel Scaling on InGaAs Quantum-Well MOSFETs
Author :
Jianqiang Lin ; Antoniadis, Dimitri A. ; Del Alamo, Jesus A.
Author_Institution :
Microsyst. Technol. Labs., Massachusetts Inst. of Technol., Cambridge, MA, USA
Abstract :
Using a novel gate-last process scheme that affords precise channel thickness control, we have fabricated self-aligned InGaAs quantum-well (QW) MOSFETs. Devices with a channel thickness between 3 and 12 nm, and a gate length between 40 nm and 5 μm are fabricated on a heterostructure that includes a composite InGaAs/InAs QW and an InP barrier. It is observed that channel thickness has a strong impact on the device characteristics. In general, a thick channel is beneficial to ON-state figures of merit, including transconductance and effective carrier mobility. However, a thin channel is beneficial to OFF-state metrics, such as subthreshold swing and drain-induced barrier lowering (DIBL). The InAs composition and effective mass that electrons experience in the channel emerges as a factor that significantly affects channel mobility and presumably the transport characteristics of these devices. The subthreshold swing and DIBL are found to follow a classic scaling behavior. This suggests that the InGaAs QW MOSFETs are at the limit of scaling around Lg = 50 nm.
Keywords :
III-V semiconductors; MOSFET; carrier mobility; gallium arsenide; indium compounds; semiconductor quantum wells; DIBL; InAs; InGaAs; InP; QW metal oxide semiconductor field effect transistor; carrier mobility; channel thickness control; drain-induced barrier lowering; gate-last process scheme; intrinsic channel scaling; quantum-well MOSFET; subthreshold swing; transconductance; III-V semiconductor materials; Indium gallium arsenide; Indium phosphide; Logic gates; MOSFET; Surface treatment; Transconductance; III-V; III???V; MOSFETs; quantum-well (QW); self-aligned; self-aligned.;
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/TED.2015.2444835