Title :
A 60 V Auto-Zero and Chopper Operational Amplifier With 800 kHz Interleaved Clocks and Input Bias Current Trimming
Author :
Kusuda, Yoshinori
Author_Institution :
Analog Devices Linear & Precision Technol. Group, San Jose, CA, USA
Abstract :
An auto-zero and chopper operational amplifier with a 4.5-60 V supply voltage range is realized, using a 0.18 μm CMOS process augmented by 5 V CMOS and 60 V DMOS transistors. It achieves a maximum offset voltage drift of 0.02 μV/°C, a minimum CMRR of 145 dB, a noise PSD of 6.8 nV/√Hz, and a 3.1 MHz unity gain bandwidth, while dissipating 840 μA of current. Up-modulated chopper ripple is suppressed by auto- zeroing. Furthermore, glitches from the charge injection of the input switches are mitigated by employing six parallel input stages with 800 kHz interleaved clocks. This moves the majority of the glitch energy up to 4.8 MHz, while leaving little energy at 800 kHz. As a result, the requirements on an external low-pass glitch filter is relaxed, and a wider usable signal bandwidth can be obtained. Maximum input bias current due to charge injection mismatch is reduced from 1.5 nA to 150 pA by post production trimming with an on-chip charge mismatch compensation circuit.
Keywords :
CMOS integrated circuits; choppers (circuits); low-pass filters; operational amplifiers; CMOS; charge injection; chopper operational amplifier; current 1.5 nA to 150 pA; current 840 muA; frequency 3.1 MHz; frequency 4.8 MHz; frequency 800 kHz; input bias current trimming; interleaved clocks; low-pass glitch filter; on-chip charge mismatch compensation circuit; post production trimming; size 0.18 mum; voltage 4.5 V to 60 V; voltage 60 V; Bandwidth; CMOS integrated circuits; Capacitors; Choppers (circuits); Clocks; Noise; Transistors; Auto-zero; charge injection; chopper; glitch reduction; high chopping frequency; high voltage; interleaved clocks; low input bias current; low offset; precision amplifier;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2015.2456891