Title :
An 11 GS/s 1.1 GHz Bandwidth Interleaved ΔΣ DAC for 60 GHz Radio in 65 nm CMOS
Author :
Bhide, Ameya ; Alvandpour, Atila
Author_Institution :
Dept. of Electr. Eng., Linkoping Univ., Linkoping, Sweden
Abstract :
This work presents an 11 GS/s 1.1 GHz bandwidth interleaved ΔΣ DAC in 65 nm CMOS for the 60 GHz radio baseband. The high sample rate is achieved by using a two-channel interleaved MASH 1-1 architecture with a 4 bit output resulting in a predominantly digital DAC with only 15 analog current cells. Two-channel interleaving allows the use of a single clock for the logic and the multiplexing which requires each channel to operate at half sampling rate of 5.5 GHz. To enable this, a look-ahead technique is proposed that decouples the two channels within the integrator feedback path thereby improving the speed as compared to conventional loop-unrolling. Measurement results show that the ΔΣ DAC achieves a 53 dB SFDR, -49 dBc IM3 and 39 dB SNDR within a 1.1 GHz bandwidth while consuming 117 mW from 1 V digital/1.2 V analog supplies. Furthermore, the proposed ΔΣ DAC can satisfy the spectral mask of the IEEE 802.11ad WiGig standard with a second order reconstruction filter.
Keywords :
CMOS digital integrated circuits; delta-sigma modulation; radio transceivers; CMOS; IEEE 802.11ad WiGig standard; SFDR; SNDR; analog current cells; analog supplies; bandwidth 1.1 GHz; bandwidth interleaved delta-sigma DAC; digital DAC; digital supplies; frequency 5.5 GHz; frequency 60 GHz; integrator feedback path; look-ahead technique; power 117 mW; radio baseband; second order reconstruction filter; size 65 nm; spectral mask; two channel interleaved MASH architecture; voltage 1 V; voltage 1.2 V; Adders; Bandwidth; Computer architecture; Delays; Modulation; Multi-stage noise shaping; Standards; ΔΣ DAC; 60 GHz radio; High speed; IEEE 80211ad; MASH; WiGig; time-interleaving;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2015.2460375