Title :
3-D Resistive Memory Arrays: From Intrinsic Switching Behaviors to Optimization Guidelines
Author :
Haitong Li ; Bin Gao ; Chen, Hong-Yu Henry ; Zhe Chen ; Peng Huang ; Rui Liu ; Liang Zhao ; Jiang, Zizhen Jane ; Lifeng Liu ; Xiaoyan Liu ; Shimeng Yu ; Jinfeng Kang ; Yoshi Nishi ; Wong, H.-S Philip
Author_Institution :
Inst. of Microelectron., Peking Univ., Beijing, China
Abstract :
3-D resistive switching random access memory (RRAM) is a promising candidate for high-density nonvolatile memory applications, as well as for monolithic 3-D integration interleaved with logic layers. In this paper, we develop a methodology for assessing and optimizing large-scale 3-D RRAM arrays. A systematic study on the intrinsic switching behaviors and optimization of 3-D RRAM arrays is performed, combining device measurements and 3-D array simulations. The dependence of programming voltage on array size, cell location and pulse parameters, statistical properties of operating 3-D RRAM arrays, and subthreshold disturbance on RRAM cells is experimentally investigated. Optimization guidelines for the performance and reliability of 3-D RRAM arrays from device level to architecture level are presented: 1) an optimized 1/n architecture for 100-kb 3-D RRAM arrays can improve write margin by 69.6% and reduce energy consumption by 75.6% compared with a conventional full-size array design; 2) a strategy of prioritizing storage location for reliable operation is presented; and 3) an optimal hopping barrier of oxygen ions is found to improve array immunity to disturbance.
Keywords :
circuit reliability; optimisation; resistive RAM; 3-D resistive memory arrays; array immunity; array size; cell location; high-density nonvolatile memory applications; intrinsic switching behaviors; optimal hopping barrier; optimization guidelines; oxygen ions; programming voltage; pulse parameters; subthreshold disturbance; switching random access memory; Computer architecture; Electrical resistance measurement; Microprocessors; Programming; Reliability; Resistance; Voltage measurement; 3-D array; optimization; reliability; resistive random access memory (RRAM); variability; variability.;
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/TED.2015.2468602