DocumentCode
3605455
Title
A 10 bit 320 MS/s Low-Cost SAR ADC for IEEE 802.11ac Applications in 20 nm CMOS
Author
Chun-Cheng Liu ; Che-Hsun Kuo ; Ying-Zu Lin
Author_Institution
MediaTek, Hsinchu, Taiwan
Volume
50
Issue
11
fYear
2015
Firstpage
2645
Lastpage
2654
Abstract
This paper presents a low-cost successive approximation register (SAR) analog-to-digital converter (ADC) for IEEE 802.11 ac applications. In this paper, a binary-scaled recombination capacitor weighting method is disclosed. The digital sub-blocks in this ADC are composed of standard library logic cells. The prototype is fabricated in a 1P8M 20 nm CMOS technology. At 0.9 V supply and 160 MS/s, the ADC consumes 0.68 mW. It achieves an SNDR of 57.7 dB and 57.13 dB at low and Nyquist input frequency, respectively, resulting in figures of merit (FoMs) of 6.8 and 7.3 fJ/conversion-step, respectively. At 1 V supply and 320 MS/s, the ADC consumes 1.52 mW. It achieves an SNDR of 57.1 dB and 50.89 dB at low and Nyquist input frequency, respectively, resulting in FoMs of 8.1 and 16.5 fJ/conversion-step, respectively. The ADC core only occupies an active area of 33 μm×35μm.
Keywords
CMOS integrated circuits; analogue-digital conversion; 1P8M 20 nm CMOS technology; ADC core; IEEE 802.11 ac applications; binary-scaled recombination capacitor weighting method; digital sub-blocks; low-cost SAR ADC; low-cost successive approximation register analog-to-digital converter; power 0.68 mW; size 20 nm; standard library logic cells; voltage 0.9 V; voltage 1 V; word length 10 bit; Arrays; Bandwidth; CMOS integrated circuits; Capacitors; Switches; Transistors; Wireless LAN; 20 nm CMOS; IEEE 802.11ac; analog-to-digital converter (ADC); low cost; low power; redundancy; successive approximation register (SAR);
fLanguage
English
Journal_Title
Solid-State Circuits, IEEE Journal of
Publisher
ieee
ISSN
0018-9200
Type
jour
DOI
10.1109/JSSC.2015.2466475
Filename
7243367
Link To Document