DocumentCode :
3606730
Title :
An Investigation on Border Traps in III–V MOSFETs With an In0.53Ga0.47As Channel
Author :
Zhigang Ji ; Xiong Zhang ; Franco, Jacopo ; Rui Gao ; Meng Duan ; Jian Fu Zhang ; Wei Dong Zhang ; Kaczer, Ben ; Alian, Alireza ; Linten, Dimitri ; Zhou, Daisy ; Collaert, Nadine ; De Gendt, Stefan ; Groeseneken, Guido
Author_Institution :
Sch. of Eng., John Moores Univ., Liverpool, UK
Volume :
62
Issue :
11
fYear :
2015
Firstpage :
3633
Lastpage :
3639
Abstract :
Continuing CMOS performance scaling requires developing MOSFETs of high-mobility semiconductors and InGaAs is a strong candidate for n-channel. InGaAs MOSFETs, however, suffer from high densities of border traps, and their origin and impact on device characteristics are poorly understood at present. In this paper, the border traps in nMOSFETs with an In0.53Ga0.47As channel and Al2O3 gate oxide are investigated using the discharging-based energy profiling technique. By analyzing the trap energy distributions after charging under different gate biases, two types of border traps together with their energy distributions are identified. Their different dependences on temperature and charging time support that they have different physical origins. The impact of channel thickness on them is also discussed. Identifying and understanding these different types of border traps can assist in the future process optimization. Moreover, border trap study can yield crucial information for long-term reliability modeling and device time-to-failure projection.
Keywords :
CMOS integrated circuits; III-V semiconductors; MOSFET; aluminium compounds; gallium arsenide; indium compounds; semiconductor device models; semiconductor device reliability; Al2O3; CMOS; In0.53Ga0.47As; MOSFET; border traps; device time-to-failure projection; discharging-based energy profiling; energy distributions; high-mobility semiconductors; long-term reliability modeling; n-channel; process optimization; Discharges (electric); Electron traps; Energy states; Indium gallium arsenide; Logic gates; Stationary state; Temperature dependence; III-V; III???V; InGaAs; border trap; characterization; mobility; quantum well; reliability; reliability.;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2015.2475604
Filename :
7274328
Link To Document :
بازگشت