DocumentCode :
3607134
Title :
High-speed low-power very-large-scale integration architecture for dual-standard deblocking filter
Author :
Srinivasarao, Batta Kota Naga ; Chakrabarti, Indrajit ; Ahmad, Mohammad Nawaz
Author_Institution :
Dept. of Electron. & Electr. Commun. Eng., Indian Inst. of Technol., Kharagpur, Kharagpur, India
Volume :
9
Issue :
5
fYear :
2015
Firstpage :
377
Lastpage :
383
Abstract :
H.264/AVC is regarded as a popular video coding standard, and is widely used in multimedia applications. However, with an increasing demand for better quality videos, high efficiency video coding (HEVC) is all set to serve as the successor to H.264/AVC for higher resolution video applications. Since a majority of the multimedia devices have already been operating based on the H.264/AVC standard, it may not be worthwhile to completely replace the existing software and hardware components by different modules in order to adopt HEVC in such devices. Need is therefore felt to design a decoder for supporting H.264/AVC as well as HEVC, rather than attempting individual designs. This paper introduces a new dual-standard deblocking filter architecture, which supports both H.264/AVC and HEVC standards. Algorithmic verification has been done in Matlab and then an appropriate VLSI architecture has been implemented on FPGA as well as in ASIC domain. The proposed architecture takes 26 clock cycles for H.264/AVC and 14 cycles for HEVC to complete the filtering of a 16 × 16 pixel block. It consumes 5.80 mW normalised power and occupies an area equivalent to 70.1k equivalent gate at frequency of 100 MHz. The proposed architecture takes 8.42 ms to filter the 4K ultra high definition (UHD) (3840 × 2160) frame in H.264 standard, and it takes 18 ms to filter the 8K UHD (7680 × 4320) frame in HEVC standard.
Keywords :
VLSI; field programmable gate arrays; image filtering; mathematics computing; video coding; 4K UHD; 4K ultra high definition; 8K UHD; ASIC domain; FPGA; H.264-AVC standard; HEVC; Matlab simulation; VLSI architecture; decoder; dual-standard deblocking filter architecture; frequency 100 MHz; high efficiency video coding; high-speed low-power very-large-scale integration architecture; multimedia application; power 5.80 mW; time 18 ms; time 8.42 ms; video coding standard; video resolution;
fLanguage :
English
Journal_Title :
Circuits, Devices Systems, IET
Publisher :
iet
ISSN :
1751-858X
Type :
jour
DOI :
10.1049/iet-cds.2014.0310
Filename :
7279047
Link To Document :
بازگشت