Title :
A 25 Gb/s Burst-Mode Receiver for Low Latency Photonic Switch Networks
Author :
Rylyakov, Alexander ; Proesel, Jonathan E. ; Rylov, Sergey ; Lee, Benjamin G. ; Bulzacchelli, John F. ; Ardey, Abhijeet ; Parker, Ben ; Beakes, Michael ; Baks, Christian W. ; Schow, Clint L. ; Meghelli, Mounir
Author_Institution :
IBM T.J. Watson Res. Center, Yorktown Heights, NY, USA
Abstract :
We report a dc-coupled burst-mode (BM) receiver for optical links in a dynamically reconfigurable network. Through the introduction of interlocking search algorithms, a robust 25 Gb/s BM operation is achieved with 31 ns lock time. At the beginning of the burst, the receiver first performs input dc current offset calibration in 12.5 ns, then achieves phase lock in 18.5 ns, and after that tracks data using a phase interpolator (PI) based bang-bang clock and data recovery (CDR). The sensitivity of the receiver is -10.9 dBm (average power, BER <; 10-12) at 25 Gb/s, tested with a single mode 1550 nm reference optical transmitter. There is no significant sensitivity penalty in the presence of ±100 ppm frequency offset between the transmitter and the receiver. Measured power efficiency of the receiver at 25 Gb/s is 4.4 pJ/bit. The core of the 32 nm SOI CMOS circuit occupies 200 μm × 300 μm.
Keywords :
error statistics; interpolation; optical links; photonic switching systems; BER; SOI CMOS circuit; bit rate 25 Gbit/s; dc-coupled burst-mode receiver; frequency offset; interlocking search algorithms; low latency photonic switch networks; optical links; phase interpolator based bang-bang clock and data recovery; Clocks; Optical switches; Passive optical networks; Receivers; Reconfigurable architectures; Silicon photonics; Burst-mode (BM); clock and data recovery (CDR); optical receiver; optical switches; silicon photonics; transimpedance amplifier (TIA);
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2015.2478837