DocumentCode :
3609082
Title :
Multi-Level Threshold Voltage Setting Method of String Select Transistors for Layer Selection in Channel Stacked NAND Flash Memory
Author :
Dae Woong Kwon ; Wandong Kim ; Do-Bin Kim ; Sang-Ho Lee ; Joo Yun Seo ; Myung Hyun Baek ; Ji-Ho Park ; Eunseok Choi ; Gyu Seong Cho ; Sung-Kye Park ; Byung-Gook Park
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Inter-Univ. Semicond. Res. Center, Seoul, South Korea
Volume :
36
Issue :
12
fYear :
2015
Firstpage :
1318
Lastpage :
1320
Abstract :
In this letter, we propose a simplified channel stacked array with a layer selection by multi-level operation (SLSM) and a new string select transistors (SSTs) threshold voltage (Vth) setting method that all the SSTs on each layer are set to targeted the Vth values simultaneously by one erase operation. To verify the validity of the new method in SLSM, TCAD simulations are performed, and a fabricated pseudo SLSM is measured. It is verified that the Vth values of SSTs are set to the targeted Vth values by the new method. Moreover, memory operations are examined in the fabricated structure after setting the Vth values of all the SSTs by the new method. As a result, stable memory operations are obtained successfully without the interference between stacked layers.
Keywords :
NAND circuits; flash memories; transistors; SLSM; SST; channel stacked NAND flash memory; erase operation; layer selection; multilevel threshold voltage setting method; simplified channel stacked array; stable memory operations; stacked layers; string select transistors; threshold voltage; Flash memories; Logic gates; Threshold voltage; 3D NAND flash memory; LSM; SST threshold voltage setting; channel stacked NAND flash memory; stacked layer selection;
fLanguage :
English
Journal_Title :
Electron Device Letters, IEEE
Publisher :
ieee
ISSN :
0741-3106
Type :
jour
DOI :
10.1109/LED.2015.2491367
Filename :
7307962
Link To Document :
بازگشت