DocumentCode :
3610094
Title :
Implementation of low-power, non-volatile latch utilising ferroelectric transistor
Author :
Mitchell, C. ; Hunt, M.R. ; McCartney, C.L. ; Ho, F.D.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Alabama in Huntsville, Huntsville, AL, USA
Volume :
51
Issue :
23
fYear :
2015
Firstpage :
1884
Lastpage :
1886
Abstract :
The implementation of a non-volatile latch circuit developed with a metal-ferroelectric-semiconductor field-effect transistor is presented. The circuit contains two inverter stages in order to create and rectify the desired waveform. The hysteresis properties of the ferroelectric transistor allow it to retain a polarisation state after an applied voltage at the gate is removed. This circuit has reduced power requirements because a constant power supply is not needed at all times; instead, a voltage is only needed at the gate of the ferroelectric transistor when storing a value, and the other components only need a power supply when reading the stored value from the circuit. The circuit is less complex than similar non-volatile latches because only a single ferroelectric transistor is used and fewer overall transistors may be used. It also has the advantage of being radiation-hardened for space applications.
Keywords :
field effect transistors; flip-flops; invertors; low-power electronics; radiation hardening (electronics); constant power supply; ferroelectric transistor; hysteresis properties; inverter stages; low-power latch; metal-ferroelectric-semiconductor field-effect transistor; nonvolatile latch circuit; polarisation state; radiation hardening; space applications;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2015.2927
Filename :
7323893
Link To Document :
بازگشت