Title :
An Automatic Loop Gain Control Algorithm for Bang-Bang CDRs
Author :
Soon-Won Kwon ; Joon-Yeong Lee ; Jinhee Lee ; Kwangseok Han ; Taeho Kim ; Sangeun Lee ; Jeong-Sup Lee ; Taehun Yoon ; Hyosup Won ; Jinho Park ; Hyeon-Min Bae
Author_Institution :
KAIST, Daejeon, South Korea
Abstract :
An automatic loop gain control algorithm (ALGC) for a bang-bang (BB) clock and data recovery (CDR) is proposed. The proposed algorithm finds the optimum loop gain using the autocorrelation of a BBPD output signal for minimum MSE performance. Mathematical proof of the algorithm is presented for both rotator-based and VCO-based CDRs with finite loop delay. A 25 Gb/s transceiver IC is fabricated using a 40 nm CMOS process to validate the performance of the algorithm. The power consumptions of TX and RX are 37.8 mW and 46.8 mW, respectively and the synthesized area implementing a digital loop filter together with the proposed ALGC occupies 140 μm × 170 μm.
Keywords :
bang-bang control; clock and data recovery circuits; digital filters; gain control; mean square error methods; phase detectors; BBPD output signal; automatic loop gain control algorithm; bang-bang CDR; clock and data recovery circuit; digital loop filter; mean square error method; optimum loop gain; signal autocorrelation; size 40 nm; Algorithm design and analysis; Bandwidth; Clocks; Correlation; Gain control; Jitter; Random sequences; Bang-bang PLL; CDR; kalman gain; serial links; serial-in/serial-out;
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
DOI :
10.1109/TCSI.2015.2495725