DocumentCode :
3611201
Title :
Pipelined median architecture
Author :
Cadenas, J.
Author_Institution :
Sch. of Syst. Eng., Univ. of Reading, Reading, UK
Volume :
51
Issue :
24
fYear :
2015
Firstpage :
1999
Lastpage :
2001
Abstract :
The core processing step of the noise reduction median filter technique is to find the median within a window of integers. A four-step procedure method to compute the running median of the last N W-bit stream of integers showing area and time benefits is proposed. The method slices integers into groups of B-bit using a pipeline of W/B blocks. From the method, an architecture is developed giving a designer the flexibility to exchange area gains for faster frequency of operation, or vice versa, by adjusting N, W and B parameter values. Gains in area of around 40%, or in frequency of operation of around 20%, are clearly observed by FPGA circuit implementations compared with latest methods in the literature.
Keywords :
field programmable gate arrays; integrated circuit noise; median filters; FPGA circuit; core processing step; four-step procedure method; noise reduction median filter technique; pipelined median architecture;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2015.1898
Filename :
7335707
Link To Document :
بازگشت