DocumentCode :
3613233
Title :
Programmable multimedia platform based on reconfigurable processor for 8K UHD TV
Author :
Young-Hwan Park ; Jaehyun Kim ; Minsoo Kim ; Wonchang Lee ; Shihwa Lee
Author_Institution :
DMC R&D Center, Samsung Electron., Suwon, South Korea
Volume :
61
Issue :
4
fYear :
2015
fDate :
11/1/2015 12:00:00 AM
Firstpage :
516
Lastpage :
523
Abstract :
This paper introduces the world´s first programmable video-processing platform for the enhancement of the video quality of the 8K (7680 × 4320) Ultra High Definition (UHD) TV that operates at a maximum rate of 60 frames per second. To support the massive computational load and memory bandwidth of 8K video, several key features have been implemented in the proposed platform such as symmetric multi-cluster architecture for data partitioning, a ring-data path between the clusters to support data pipelining, on-the-fly processing architecture for the reduction of the DDR bandwidth, and flexible hardware accelerators that facilitate the computation of common kernels by video-qualityenhancement algorithms. In addition, within a context of continuously evolving and changing UHD-TV video algorithms, system flexibility is crucial to support new algorithms and enhance competitiveness. The programmability of the main core of the proposed platform the reconfigurable processor (RP) makes it possible to upgrade the algorithms even after the hardware design is fixed. The proposed platform was embedded into the System on Chip (SoC), and a new 8K UHD-TV model that features this programmable solution is expected to appear on the market in the near future.
Keywords :
high definition television; system-on-chip; 8K UHD TV; DDR bandwidth; SoC; UHD-TV video algorithms; computational load; flexible hardware accelerators; memory bandwidth; on-the-fly processing architecture; programmable multimedia platform; programmable solution; programmable video-processing platform; reconfigurable processor; ring-data path; system flexibility; system on chip; ultra high definition TV; video quality; video-quality-enhancement algorithms; Algorithm design and analysis; Computer architecture; Finite impulse response filters; Hardware; Random access memory; Streaming media; VLIW; CGRA/CGA processor; UHD TV; programmablemultimedia platform; reconfigurable processor;
fLanguage :
English
Journal_Title :
Consumer Electronics, IEEE Transactions on
Publisher :
ieee
ISSN :
0098-3063
Type :
jour
DOI :
10.1109/TCE.2015.7389807
Filename :
7389807
Link To Document :
بازگشت