• DocumentCode
    3613391
  • Title

    Synthesis of folded fully pipelined bit-plane architecture

  • Author

    I. Milentijevic;I. Nikolic;V. Ciric;O. Vojinovic;T. Tokic

  • Author_Institution
    Fac. of Electron. Eng., Nis Univ., Serbia
  • Volume
    2
  • fYear
    2002
  • fDate
    6/24/1905 12:00:00 AM
  • Firstpage
    683
  • Abstract
    This paper describes the application of folding technique to the Bit-Plane systolic FIR filter Architecture (BPA). We present the transformation of original DFG (Data Flow Graph) that enables the application of folding technique and the synthesis of fully pipelined folded architecture. The array is restricted for the factor in, where in represents the coefficient length. The number of basic cells in target architecture is reduced to the number of basic cells in one plane of source architecture. Also, the total number of latches corresponds to the number of latches in one plane of the BPA. The hardware restriction is paid by decreasing of throughput for slightly more than in times.
  • Keywords
    "Finite impulse response filter","Flow graphs","Hardware","Throughput"
  • Publisher
    ieee
  • Conference_Titel
    Microelectronics, 2002. MIEL 2002. 23rd International Conference on
  • Print_ISBN
    0-7803-7235-2
  • Type

    conf

  • DOI
    10.1109/MIEL.2002.1003350
  • Filename
    1003350