Title :
Folded bit-plane FIR filter architecture with changeable folding factor
Author :
I. Milentijevic;V. Ciric;T. Tokic;O. Vojinovic
Author_Institution :
Fac. of Electron. Eng., Nis Univ., Serbia
fDate :
6/24/1905 12:00:00 AM
Abstract :
The application of folding technique to the bit-plane systolic FIR filter architecture that enables the implementation of changeable folding factor onto the fixed size array is described in this paper. The transformation of original data flow graph (DFG) for bit-plane architecture that provides the successful application of the folding technique with changeable folding sets is presented. The involving of changeable folding sets in the synthesized folded architecture allows the reducing of folding factor according to the coefficient length increasing the throughput of the folded system.
Keywords :
"Finite impulse response filter","Computer architecture","Very large scale integration","Throughput","Integrated circuit synthesis","Digital filters","Filtering","Costs","Circuit synthesis","Digital signal processing"
Conference_Titel :
Digital System Design, 2002. Proceedings. Euromicro Symposium on
Print_ISBN :
0-7695-1790-0
DOI :
10.1109/DSD.2002.1115350