Title :
Banked multiported register files for high-frequency superscalar microprocessors
Author :
J.H. Tseng;K. Asanovic
Author_Institution :
Lab. for Comput. Sci., MIT, Cambridge, MA, USA
fDate :
6/25/1905 12:00:00 AM
Abstract :
Multiported register files are a critical component of high-performance superscalar microprocessors. Conventional multiported structures can consume significant power and die area. We examine the designs of banked multiported register files that employ multiple interleaved banks of fewer ported register cells to reduce power and area. Banked register files designs have been shown to provide sufficient bandwidth for a superscalar machine, but previous designs had complex control structures that would likely limit cycle time and add to design complexity. We develop a banked register file with much simpler and faster control logic while only slightly increasing the number of ports per bank. We present area, delay, and energy numbers extracted from layouts of the banked register file. For a four-issue superscalar processor, we show that we can reduce area by a factor of three, access time by 20%, and energy by 40%, while decreasing IPC by less than 5%.
Keywords :
"Microprocessors","Registers","Pipelines","Logic","Delay","Bandwidth","Microarchitecture","Laboratories","Computer science","Limit-cycles"
Conference_Titel :
Computer Architecture, 2003. Proceedings. 30th Annual International Symposium on
Print_ISBN :
0-7695-1945-8
DOI :
10.1109/ISCA.2003.1206989