DocumentCode :
3614506
Title :
Towards evolvable IP cores for FPGAs
Author :
L. Sekanina
Author_Institution :
Fac. of Inf. Technol., Brno Univ. of Technol., Czech Republic
fYear :
2003
fDate :
6/25/1905 12:00:00 AM
Firstpage :
145
Lastpage :
154
Abstract :
The paper deals with a new approach to the design of adaptive hardware using common field programmable gate arrays (FPGA). The ultimate aim is to develop evolvable IP (intellectual property) cores. The cores should be reused in the same way as ordinary IP cores are reused. In contrast to the conventional cores, the evolvable cores are able to perform autonomous evolution of their internal circuits. The cores should be available in the form of HDL source code, i.e. they should be synthesizable into any reconfigurable device of a sufficient capacity. The approach is based on implementation of a virtual reconfigurable circuit and a genetic unit in an ordinary FPGA. In the presented case study an adaptive image filter is designed, implemented and synthesized. The proposed idea of evolvable IP core could open the way towards defining a business model for evolvable hardware.
Keywords :
"Field programmable gate arrays","Hardware","Application software","Design methodology","Circuit synthesis","Genetics","Libraries","Information technology","Paper technology","Adaptive arrays"
Publisher :
ieee
Conference_Titel :
Evolvable Hardware, 2003. Proceedings. NASA/DoD Conference on
Print_ISBN :
0-7695-1977-6
Type :
conf
DOI :
10.1109/EH.2003.1217659
Filename :
1217659
Link To Document :
بازگشت