Title :
Testing high-speed serial interface technology: is your test solution in synch?
Author_Institution :
NPTest Inc., San Jose, CA, USA
fDate :
6/25/1905 12:00:00 AM
Abstract :
High-speed serial interface technology provides orders of magnitude improvement in device-to-device data transfer rates. Some interfaces are based on the use of clock forwarding-also known as source synchronous timing. The test challenges associated with this new technology are significant. Bit cell widths are shrinking to well under 1 ns, operating differentially and all timed to a jittery clock source. This is not a simple incremental improvement in existing technology; rather it is a paradigm shift in device interfaces. This paper reviews the background, illustrates why this interface is a test challenge, and explores solutions.
Keywords :
"System testing","Clocks","Pins","Oscillators","Timing jitter","Graphics","Personal communication networks","Low voltage","Rendering (computer graphics)","Very large scale integration"
Conference_Titel :
Electronics Manufacturing Technology Symposium, 2003. IEMT 2003. IEEE/CPMT/SEMI 28th International
Print_ISBN :
0-7803-7933-0
DOI :
10.1109/IEMT.2003.1225940