DocumentCode :
3614659
Title :
Test scheduling for embedded systems
Author :
Z. Kotasek;D. Mika;J. Strnadel
Author_Institution :
Fac. of Inf. Technol., Brno Univ. of Technol., Czech Republic
fYear :
2003
fDate :
6/25/1905 12:00:00 AM
Firstpage :
463
Lastpage :
467
Abstract :
The paper proposes two approaches to test scheduling. The first one utilizes the concept of TACG (Test Application Conflict Graph). For the testing process the resource utilization model is defined and used for the TACG construction. Different conflicts that must be taken into account during test scheduling are presented. The paper offers a methodology that can be utilized during embedded test design process, the final goal of which is to reduce the overall test application time and power consumption during the test application. The second methodology is based on optimising the test schedule - the test application time, TAM width and power consumption are taken into account during the process. The goal of the methodology is a reasonable trade-off between these parameters.
Keywords :
"System testing","Embedded system","Circuit testing","Resource management","Energy consumption","Optimization methods","Built-in self-test","Processor scheduling","Information technology","Paper technology"
Publisher :
ieee
Conference_Titel :
Digital System Design, 2003. Proceedings. Euromicro Symposium on
Print_ISBN :
0-7695-2003-0
Type :
conf
DOI :
10.1109/DSD.2003.1231985
Filename :
1231985
Link To Document :
بازگشت