DocumentCode :
3614669
Title :
HiBRID-SoC: a multi-core SoC architecture for multimedia signal processing
Author :
H.-J. Stolberg;M. Berekovic;L. Friebe;S. Moch;M.B. Kulaczewski;A. Dehnhardt;P. Pirsch
Author_Institution :
lnstitut fur Mikroelektronische Syst., Hannover Univ., Germany
fYear :
2003
fDate :
6/25/1905 12:00:00 AM
Firstpage :
189
Lastpage :
194
Abstract :
The HiBRID-SoC multi-core system-on-chip architecture targets a wide range of multimedia applications with particularly high processing demands, including general signal processing applications, video encoding/decoding, image processing, or a combination of these tasks. For this purpose, the HiBRID-SoC integrates three fully programmable processor cores and various interfaces onto a single chip, all tied to a 64 bit AMBA AHB bus. The processor cores are individually optimized to the particular computational characteristics of different application fields, complementing each other to deliver high performance levels with high flexibility at reduced system cost. The HiBRID-SoC is fabricated in a 0.18 /spl mu/m 6LM standard-cell technology, occupies about 82 mm/sup 2/, and operates at 145 MHz. An MPEG-4 Advanced Simple Profile decoder in full TV resolution requires about 120 MHz for real-time performance on the HiBRID-SoC, utilizing only two of the three cores.
Keywords :
"Signal processing","Video signal processing","Decoding","System-on-a-chip","Multimedia systems","Image coding","Image processing","High performance computing","Cost function","MPEG 4 Standard"
Publisher :
ieee
Conference_Titel :
Signal Processing Systems, 2003. SIPS 2003. IEEE Workshop on
ISSN :
1520-6130
Print_ISBN :
0-7803-7795-8
Type :
conf
DOI :
10.1109/SIPS.2003.1235667
Filename :
1235667
Link To Document :
بازگشت