DocumentCode :
3616270
Title :
Common-mode backchannel signaling system for differential high-speed links
Author :
A. Ho;V. Stojanovic;F. Chen;C. Werner;G. Tsang;E. Alon;R. Kollipara;J. Zerbe;M.A. Horowitz
Author_Institution :
Rambus, Inc., Los Altos, CA, USA
fYear :
2004
fDate :
6/26/1905 12:00:00 AM
Firstpage :
352
Lastpage :
355
Abstract :
Common-mode signaling is effectively used to create a backchannel communication path over the existing pair of wires for a self-contained adaptive differential high-speed link transceiver cell. A transceiver chip was designed in 0.13 /spl mu/m CMOS to demonstrate the feasibility of simultaneous differential and common-mode signaling. The design uses a three-level return-to-null signaling scheme with simultaneous voltage and timing reference extraction, to minimize the hardware costs and achieve robust operation for sending update information from receiver to the transmitter. The measured results indicate that this backchannel achieves reliable communication without noticeable impact on the forward link for bandwidths up to 50MHz and swings of 20-100mV.
Keywords :
"Communication system signaling","Transceivers","Signal design","Wires","Voltage","Timing","Data mining","Hardware","Costs","Robustness"
Publisher :
ieee
Conference_Titel :
VLSI Circuits, 2004. Digest of Technical Papers. 2004 Symposium on
Print_ISBN :
0-7803-8287-0
Type :
conf
DOI :
10.1109/VLSIC.2004.1346612
Filename :
1346612
Link To Document :
بازگشت