DocumentCode :
3617004
Title :
A 16-bit CORDIC rotator for high-speed wireless LAN
Author :
K. Maharatna;A. Troya;S. Banerjee;E. Grass;M. Krstic
Author_Institution :
Dept. of Electr. Eng., Bristol Univ., UK
Volume :
3
fYear :
2004
fDate :
6/26/1905 12:00:00 AM
Firstpage :
1747
Abstract :
We propose a novel 16-bit low power CORDIC rotator that is used for high-speed wireless LAN. The algorithm converges to the final target angle by adaptively selecting appropriate iteration steps while keeping the scale factor virtually constant. The VLSI architecture of the proposed design eliminates the entire arithmetic hardware in the angle approximation datapath and reduces the number of iterations by 50% on an average. The cell area of the processor is 0.7 mm and it dissipates 7 mW power at 20 MHz frequency.
Keywords :
"Wireless LAN","Frequency synchronization","Convergence","Very large scale integration","Arithmetic","Hardware","Cost function","Circuits","Equations","Research and development"
Publisher :
ieee
Conference_Titel :
Personal, Indoor and Mobile Radio Communications, 2004. PIMRC 2004. 15th IEEE International Symposium on
Print_ISBN :
0-7803-8523-3
Type :
conf
DOI :
10.1109/PIMRC.2004.1368299
Filename :
1368299
Link To Document :
بازگشت