Title :
A Design Flow for Application-Specific Networks on Chip with Guaranteed Performance to Accelerate SOC Design and Verification
Author :
K. Goossens;J. Dielissen;O.P. Gangwal;S.G. Pestana;A. Radulescu;E. Rijpkema
Author_Institution :
Philips Research Laboratories, Eindhoven, The Netherlands
fDate :
6/27/1905 12:00:00 AM
Abstract :
Systems on chip (SOC) are composed of intellectual property blocks (IP) and interconnect. While mature tooling exists to design the former, tooling for interconnect design is still a research area. In this paper we describe an operational design flow that generates and configures application-specific network on chip (NOC) instances, given application communication requirements. The NOC can be simulated in SystemC and RTL VHDL. An independent performance verification tool verifies analytically that the NOC instance (hardware) and its configuration (software) together meet the application performance requirements. The Æthereal NOC´s guaranteed performance is essential to replace time-consuming simulation by fast analytical performance validation. As a result, application-specific NOCs that are guaranteed to meet the application´s communication requirements are generated and verified in minutes, reducing the number of design iterations. A realistic MPEG SOC example substantiates our claims.
Keywords :
"Network-on-a-chip","Acceleration","Application software","Performance analysis","System-on-a-chip","Intellectual property","Hardware","Software performance","Software tools","Analytical models"
Conference_Titel :
Design, Automation and Test in Europe, 2005. Proceedings
Print_ISBN :
0-7695-2288-2
DOI :
10.1109/DATE.2005.11