Title :
Effectiveness of fault detection for low-overhead self-testing VLSI circuits
Author :
S. Pilarski;A. Krasniewski
Author_Institution :
Inst. of Telecommun., Warsaw Univ. of Technol., Poland
fDate :
6/10/1905 12:00:00 AM
Abstract :
Efficient procedures for estimating fault detection capabilities of self-testing circuits designed using the circular self-test path technique are presented. Based on the concept of the expected-state coverage, the probability of exhaustive testing and a lower bound on the worst-fault detection probability are derived. These fault detectability estimates can be helpful when designing self-testing circuits, as illustrated by an alternative built-in-self-test scheme for the 80386 microprocessor.
Keywords :
"Electrical fault detection","Built-in self-test","Very large scale integration","Circuit testing","Automatic testing","Compaction","Test pattern generators","Logic testing","Shift registers","Pattern analysis"
Conference_Titel :
Circuits and Systems, 1988., IEEE International Symposium on
DOI :
10.1109/ISCAS.1988.14961