DocumentCode :
3619784
Title :
FIGARO - an automatic tool flow for designs with dynamic reconfiguration
Author :
K. Nasi;T. Karouhalis;M. Danek;Z. Pohl
Author_Institution :
Atmel-Hellas, S.A., Athens, Greece
fYear :
2005
fDate :
6/27/1905 12:00:00 AM
Firstpage :
590
Lastpage :
593
Abstract :
Although runtime partial dynamic reconfiguration of FPGAs has been researched for many years and there have been a few FPGAs equipped with the required architectural features, it has yet to achieve general recognition by the commercial design community. This is mainly due to the lack of a professional CAD tool support. This paper presents extended concepts from E. L. Horta et al. (2002), Xilinx Application Note 290 (2004) and I. Robertson et al. (2002) implemented in a placement and routing tool. The tool supports creation of partially dynamically reconfigurable designs from input EDIF files and user-specified reconfiguration schedule down to bitstream generation for FPGAs that support this technology, such as the Atmel AT40K and AT94K series.
Keywords :
"Field programmable gate arrays","Routing","Reconfigurable logic","Design automation","Runtime","Logic design","Information theory","Job shop scheduling","Dynamic scheduling","Energy consumption"
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications, 2005. International Conference on
Print_ISBN :
0-7803-9362-7
Type :
conf
DOI :
10.1109/FPL.2005.1515792
Filename :
1515792
Link To Document :
بازگشت