DocumentCode :
3619786
Title :
Performance tuning of iterative algorithms in signal processing
Author :
Z. Pohl;J. Kadlec;P. Sucha;Z. Hanzdlek
Author_Institution :
Inst. of Inf. Theor. & Autom., Acad. of Sci. of the Czech Republic, Prague, Czech Republic
fYear :
2005
fDate :
6/27/1905 12:00:00 AM
Firstpage :
699
Lastpage :
702
Abstract :
Presented high-level synthesis describes scheduling for wide class of DSP algorithms. Several FPGA vendors or even ASIC designs are targeted via Handel-C compiled by Celoxica DK3.1 compiler. Using the authors´ approach, the designer can easily change type of used pipelined arithmetic modules and then check new performance. The optimal time schedule is found by cyclic scheduling using integer linear programming while minimizing the schedule period in the terms of clock cycles. Experimental results in HW implementation, performed on logarithmic arithmetic and floating-point arithmetic, confirm significant influence of the period on the resulting performance of DSP algorithms.
Keywords :
"Iterative algorithms","Signal processing algorithms","Digital signal processing","Floating-point arithmetic","High level synthesis","Scheduling algorithm","Field programmable gate arrays","Application specific integrated circuits","Integer linear programming","Clocks"
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications, 2005. International Conference on
Print_ISBN :
0-7803-9362-7
Type :
conf
DOI :
10.1109/FPL.2005.1515816
Filename :
1515816
Link To Document :
بازگشت