DocumentCode :
3621543
Title :
Dielectric resurf: breakdown voltage control by STI layout in standard CMOS
Author :
J. Sonsky;A. Heringa
Author_Institution :
Philips Res., Leuven, Belgium
fYear :
2005
fDate :
6/27/1905 12:00:00 AM
Lastpage :
376
Abstract :
We demonstrate a novel device concept, in which junctions (active regions in CMOS) are interleaved with dielectric regions (STI) in order to increase the junction breakdown voltage. Experiments performed in a standard 90 nm CMOS process show an increase in breakdown voltages of extended drain MOSFETs from 15 to 45 V. This approach gives designers an extra degree of freedom to integrate high voltages in any standard CMOS process by STI layout design only, without the need for process modifications
Keywords :
"Voltage control","Diodes","Doping","Capacitance","CMOS process","Silicon","Dielectric devices","MOSFETs","Breakdown voltage","Energy management"
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 2005. IEDM Technical Digest. IEEE International
Print_ISBN :
0-7803-9268-X
Type :
conf
DOI :
10.1109/IEDM.2005.1609354
Filename :
1609354
Link To Document :
بازگشت