Title :
A CMOS programmable routing architecture
Author :
J.M. Sanchez;J.L. Imana;J. Fernandez
Author_Institution :
Dept. Inf. & Autom., Univ. Complutense, Madrid, Spain
fDate :
6/13/1905 12:00:00 AM
Abstract :
The design of a programmable interconnection cell and a more complex routing architecture based on this cell are described. The cell can be used for interconnecting inputs and outputs of blocks that can implement any logic function. The connections are made by means of vertical and horizontal lines. The core of this programmable cell is based on transmission gates. With the routing architecture, interconnections among 15 vertical and 12 horizontal lines can be made. Both circuits have been designed at mask level using CMOS technology of 2 mu m and two metals.
Keywords :
"Routing","Integrated circuit interconnections","CMOS logic circuits","Flip-flops","Clocks","Logic arrays","Logic design","Logic programming","Shift registers","Logic circuits"
Conference_Titel :
Electrotechnical Conference, 1991. Proceedings., 6th Mediterranean
Print_ISBN :
0-87942-655-1
DOI :
10.1109/MELCON.1991.161818