DocumentCode :
3621879
Title :
Compact MAC Architecture of FIR Filters in Solid-State Energy Meter
Author :
M. Marinkovic;B. Andelkovic;P. Petkovic
Author_Institution :
Tigar MH, Pirot, Serbia &
Volume :
1
fYear :
2005
fDate :
6/27/1905 12:00:00 AM
Firstpage :
547
Lastpage :
550
Abstract :
This paper presents compact MAC (multiplier and accumulator) architecture of digital FIR filters applied in a solid-state energy meter. Comparing to other architectures, the proposed compact MAC architecture has smaller chip area, decreases power dissipation and optimizes speed. Implementation of basic building blocks of the architecture is described. The filter architectures are coded in VHDL, verified by simulations and synthesized using AMI semiconductor CMOS 0.35 mum standard cell library
Keywords :
"Finite impulse response filter","Solid state circuits","Watthour meters","Voltage","Frequency","Sampling methods","Digital filters","Prototypes","Energy consumption","Equations"
Publisher :
ieee
Conference_Titel :
Computer as a Tool, 2005. EUROCON 2005.The International Conference on
Print_ISBN :
1-4244-0049-X
Type :
conf
DOI :
10.1109/EURCON.2005.1629986
Filename :
1629986
Link To Document :
بازگشت