Title :
FPGA-based fault simulator
Author :
L. Kafka;O. Novak
Author_Institution :
Dept. of Comput. Sci. & Eng., FEE/CTU, Prague
fDate :
6/28/1905 12:00:00 AM
Abstract :
Fault simulation allows evaluation of reliability properties of developed designs. The complexity of the designs is growing, which makes software-based simulation methods unusable. Hardware-based fault simulation can bring desired speedup. Partial dynamic reconfiguration is a way of fault injection. Reconfiguration time is often considered as a main weakness of this technique. This paper describes an FPGA-based fault simulator, where reconfiguration is performed by an embedded processor core, which eliminates this drawback. Error-detection-code based CED circuits are used in experiments; the results of the experiments are reported
Keywords :
"Circuit faults","Circuit simulation","Computational modeling","Single event upset","Very large scale integration","Field programmable gate arrays","Random access memory","Flip-flops","Circuit testing","Computer science"
Conference_Titel :
Design and Diagnostics of Electronic Circuits and systems, 2006 IEEE
Print_ISBN :
1-4244-0185-2
DOI :
10.1109/DDECS.2006.1649634