DocumentCode :
3622165
Title :
An Adaptive Pulse-Width Control Loop
Author :
G. Jovanovic;D. Mitic;M. Stojcev
Author_Institution :
Fac. of Electron. Eng., Nis Univ.
fYear :
2006
fDate :
6/28/1905 12:00:00 AM
Firstpage :
626
Lastpage :
629
Abstract :
In high-speed CMOS clock buffer design, the duty cycle of a clock is liable to be changed when the clock passes through a multistage buffer (Fenghao and Svensson, 2000). In this paper, we propose a pulsewidth control loop referred as APWCL (adaptive pulsewidth control loop) that adopts the same architecture as the conventional PWCL, but with two modifications. The first one relates to implementation of the pseudo inverter control stage (PICS), while the second to involvement of adaptive control loop. The first modification provides generation of output pulses during all APWCL´s modes of operation and the second faster locking time. For 1.2 mum CMOS process with Vdd = 5V and operating frequency of 100 MHz, results of SPICE simulation show that the duty cycle can be well controlled in the range from 20% up to 80% if the loop parameters are properly chosen
Keywords :
"Programmable control","Adaptive control","Space vector pulse width modulation","Clocks","Pulse amplifiers","Pulse inverters","Pulse width modulation inverters","Charge pumps","Voltage control","Differential amplifiers"
Publisher :
ieee
Conference_Titel :
Microelectronics, 2006 25th International Conference on
Print_ISBN :
1-4244-0117-8
Type :
conf
DOI :
10.1109/ICMEL.2006.1651045
Filename :
1651045
Link To Document :
بازگشت