DocumentCode :
3622891
Title :
SPERT: a VLIW/SIMD microprocessor for artificial neural network computations
Author :
K. Asanovic;J. Beck;B.E.D. Kingsbury;P. Kohn;N. Morgan;J. Wawrzynek
Author_Institution :
Int. Comput. Sci. Inst., Berkeley, CA, USA
fYear :
1992
fDate :
6/14/1905 12:00:00 AM
Firstpage :
178
Lastpage :
190
Abstract :
SPERT (synthetic perceptron testbed) is a fully programmable single chip microprocessor designed for efficient execution of artificial neural network algorithms. The first implementation is in a 1.2 mu m CMOS technology with a 50 MHz clock rate, and a prototype system is being designed to occupy a double SBus slot within a Sun Sparcstation. SPERT sustains over 300*10/sup 6/ connections per second during pattern classification, and around 100*10/sup 6/ connection updates per second while running the popular error backpropagation training algorithm. This represents a speedup of around two orders of magnitude over a Sparcstation-2 for algorithms of interest. An earlier system produced by the group, the Ring Array Processor (RAP), used commercial DSP chips. Compared with a RAP multiprocessor of similar performance, SPERT represents over an order of magnitude reduction in cost for problems where fixed-point arithmetic is satisfactory.
Keywords :
"VLIW","Microprocessors","Artificial neural networks","CMOS technology","Backpropagation algorithms","Testing","Algorithm design and analysis","Clocks","Prototypes","Sun"
Publisher :
ieee
Conference_Titel :
Application Specific Array Processors, 1992. Proceedings of the International Conference on
ISSN :
1063-6862
Print_ISBN :
0-8186-2967-3
Type :
conf
DOI :
10.1109/ASAP.1992.218573
Filename :
218573
Link To Document :
بازگشت