Title :
Architectural requirements for multimedia image compression, and a solution based on VLSI hardware accelerator
Author :
A. Skorc;V. Milutinovic
Abstract :
A VLSI hardware accelerator is proposed for improving the performance of a class of image compression techniques, used in multimedia applications. First, we introduce the concept of hardware accelerators relative to the environment under consideration. After that, we give a possible classification of image compression techniques, from the architecture requirements point of view, with a focus on a class of techniques for which the improvement is proposed. Finally, we introduce the proposed hardware accelerator solution, analyze the expected performance improvement, and discuss the implementational complexity. In conclusion, we present our plans for future work on the subject.
Keywords :
"Image coding","Very large scale integration","Hardware","Discrete cosine transforms","Vector quantization","Discrete Fourier transforms","Fourier transforms","Discrete transforms","Band pass filters","Computer applications"
Conference_Titel :
System Sciences, 1994. Proceedings of the Twenty-Seventh Hawaii International Conference on
Print_ISBN :
0-8186-5090-7
DOI :
10.1109/HICSS.1994.323148