DocumentCode :
3623308
Title :
A highly parallelized architecture for a DQDB node
Author :
L. Kusdemir;S. Bilgen
Author_Institution :
Dept. of Electr. & Electron. Eng., Middle East Tech. Univ., Ankara
fYear :
1993
Firstpage :
27
Lastpage :
34
Abstract :
This paper proposes a highly parallelized architecture for a distributed queue dual bus (DQDB) MAC layer protocol processor, that is expected to improve the speed of execution of the protocol significantly to match the gigabit per second transmission rates. The architecture is based on pipelines of service blocks operating in parallel. Also the receive and transmit functions are separated and parallelized. Thus, basically, the isochronous, connection-oriented and MAC services are defined as three parallel blocks, each consisting of parallel receive and send functions. Fundamental to the architecture are multiport global receive and send memories which allow manipulation of separate data units in parallel without having to physically transfer data between different service stages. Each service block is divided into parallel subblocks, thereby exploiting the possibility of parallelism and pipelining as much as possible.
Keywords :
"Access protocols","Media Access Protocol","Pipeline processing","Parallel processing","Computer architecture","Hardware","Very large scale integration","Communication standards","Parallel architectures","Optical fiber LAN"
Publisher :
ieee
Conference_Titel :
Network Protocols, 1993. Proceedings., 1993 International Conference on
Print_ISBN :
0-8186-3670-X
Type :
conf
DOI :
10.1109/ICNP.1993.340905
Filename :
340905
Link To Document :
بازگشت