Title :
Digitally controlled 10 MHz monolithic buck converter
Author :
Toru Takayama;Dragan Maksimovic
Author_Institution :
Dept. of Electr. & Comput. Eng., Colorado Univ., Boulder, CO
fDate :
7/1/2006 12:00:00 AM
Abstract :
This paper describes design and implementation of a 10 MHz digitally controlled buck converter realized in a standard 0.35um CMOS process. Based on a discrete-time power-stage model, we show that a 3rd-order compensator can be designed for improved transient responses and disturbance rejection compared to standard 2nd-order PID compensators. Efficient hardware realization includes a look-up table type compensator, a 10-bit hybrid DPWM (2-bit counter, 5-bit delay-line, and 3-bit dither) and a power stage optimized for efficiency
Keywords :
"Digital control","Buck converters","Pulse width modulation","Semiconductor device modeling","CMOS process","Pulse width modulation converters","Voltage control","Transfer functions","Delay effects","USA Councils"
Conference_Titel :
Computers in Power Electronics, 2006. COMPEL ´06. IEEE Workshops on
Print_ISBN :
0-7803-9724-X
DOI :
10.1109/COMPEL.2006.305668