DocumentCode :
3624110
Title :
ASIC DFT techniques and benefits
Author :
H.H. Butt
Author_Institution :
Vertex Semiconductor, San Jose, CA, USA
fYear :
1993
Firstpage :
46
Lastpage :
53
Abstract :
This tutorial provides an overview of market prospective on and use of the ASIC DFT, DFT techniques (their benefits and drawbacks), and the ASIC DFT process flow. What is needed to do a testable ASIC is discussed. Testability must be incorporated in all phases of the design from embedded blocks, chip level, to board and system level in order to meet the aggressive design-to-volume times. There is cost overhead for DFT but the cost of not using DFT in complex designs is far more. Re-use of DFT techniques at different levels (module, board, and system) spreads the DFT cost over multiple levels of packaging. Use of scan and JTAG DFT techniques simplifies manufacturing tester requirements. A fully testable device/system increases productivity of design and manufacturing groups; lowers manufacturing test and debug costs; lowers costs of system and board rework; enhances product time to volume; and increases product confidence in the end user.
Keywords :
"Application specific integrated circuits","Design for testability","System testing","Design engineering","Process design","Hardware design languages","Costs","Merging","Product design","Logic testing"
Publisher :
ieee
Conference_Titel :
ASIC Conference and Exhibit, 1993. Proceedings., Sixth Annual IEEE International
Print_ISBN :
0-7803-1375-5
Type :
conf
DOI :
10.1109/ASIC.1993.410804
Filename :
410804
Link To Document :
بازگشت