DocumentCode :
3624111
Title :
1V high-speed digital circuit technology with 0.5/spl mu/m multi-threshold CMOS
Author :
S. Mutoh;T. Douseki;Y. Matsuya;T. Aoki;J. Yamada
Author_Institution :
NTT LSI Lab., Kanagawa, Japan
fYear :
1993
Firstpage :
186
Lastpage :
189
Abstract :
A 1-V high-speed and low-power digital circuit technology with 0.5/spl mu/m multi-threshold CMOS (MT-CMOS) is proposed. This technology applies both low-threshold voltage and high-threshold voltage MOSFETs in one LSI. Low-threshold voltage MOSFETs enhance speed performance at a supply voltage of 1 V or less. High-threshold voltage MOSFETs suppress the stand-by leakage circuit during the sleep period. The technology has achieved logic gate characteristics of a 1.7-ns propagation delay time and 0.3-/spl mu/W/MHz/gate power dissipation. To demonstrate its effectiveness, a standard cell based PLL-LSI was designed as a carrying vehicle. An 18-MHz operation at 1 V was obtained using a 0.5-/spl mu/m MT-CMOS process.
Keywords :
"Digital circuits","Voltage","CMOS technology","MOSFETs","CMOS digital integrated circuits","Large scale integration","Sleep","Logic gates","CMOS logic circuits","Propagation delay"
Publisher :
ieee
Conference_Titel :
ASIC Conference and Exhibit, 1993. Proceedings., Sixth Annual IEEE International
Print_ISBN :
0-7803-1375-5
Type :
conf
DOI :
10.1109/ASIC.1993.410836
Filename :
410836
Link To Document :
بازگشت