• DocumentCode
    3624751
  • Title

    Power-Performance Optimal DSP Architectures and ASIC Implementation

  • Author

    Farhana Sheikh;Melinda Ler;Radu Zlatanovici;Dejan Markovic;Borivoje Nikolic

  • Author_Institution
    Dept. of Electrical Engineering & Computer Sciences, University of California, Berkeley, CA 94720, farhana@eecs.berkeley.edu
  • fYear
    2006
  • Firstpage
    1480
  • Lastpage
    1485
  • Abstract
    A hierarchical, sensitivity-based ASIC design methodology is proposed and demonstrated in the implementation of power-performance optimal signal processing kernels for wireless applications. The design approach uses a systematic exploration of the power-performance design tradeoff space at the architecture, micro-architecture, and circuit levels. Energy-efficiency gains achieved via this methodology are exploited to accommodate flexibility to support multi-standard radio architectures. The methodology is exemplified in the selection of architecture and design of a flexible digital finite impulse response (FIR) filter. The flexible FIR filter consumes area and power that is only 2 to 4 times that of a dedicated ASIC FIR.
  • Keywords
    "Digital signal processing","Application specific integrated circuits","Finite impulse response filter","Energy efficiency","Design methodology","Costs","Design optimization","Computer architecture","Signal processing","Wireless sensor networks"
  • Publisher
    ieee
  • Conference_Titel
    Signals, Systems and Computers, 2006. ACSSC ´06. Fortieth Asilomar Conference on
  • ISSN
    1058-6393
  • Print_ISBN
    1-4244-0784-2
  • Electronic_ISBN
    1058-6393
  • Type

    conf

  • DOI
    10.1109/ACSSC.2006.355004
  • Filename
    4176814