Title :
Design of Operational Amplifier with Low Power Consumption in 0.35 μm Technology
Author_Institution :
Department of Microelectronics and Computer Science, Technical University of ??d?, POLAND E-mail: jkolczyn@dmcs.pl
fDate :
6/1/2007 12:00:00 AM
Abstract :
This article covers the topic of designing the operational amplifiers, it describes the design of a compact, low power amplifier utilizing 0.35 μm CMOS technology. The main motivation behind this work was the existing need at the Technical University of Lodz for compact device that could be easily employed in larger designs. This article describes best topology for each stage in terms of meeting the design goals. The final circuit is a unique combination of low power topologies with solutions from large gain, high power amplifiers. This was done to achieve largest possible value of amplifier´s gain within total power consumption constraint. The device performance was verified positively both at the schematic and at the layout level.
Keywords :
"Operational amplifiers","Energy consumption","Differential amplifiers","CMOS technology","Circuit topology","Rail to rail inputs","MOSFETs","Low voltage","Transconductance","Design methodology"
Conference_Titel :
Mixed Design of Integrated Circuits and Systems, 2007. MIXDES ´07. 14th International Conference on
Print_ISBN :
83-922632-4-3
DOI :
10.1109/MIXDES.2007.4286164