DocumentCode :
3625773
Title :
Clockless Implementation of LEON2 for Low-Power Applications
Author :
Martin Simlastik;Viera Stopjakova;Libor Majer;Peter Malik
Author_Institution :
Department of Microelectronics, Slovak University of Technology, Ilkovi?ova 3, 812 19 Bratislava, Slovakia. martin.simlastik@stuba.sk
fYear :
2007
fDate :
4/1/2007 12:00:00 AM
Firstpage :
1
Lastpage :
4
Abstract :
Vower consumption has become increasingly more important with the advent mobile and wireless devices. This paper presents a clockless implementation of LEON2 processor IP core as a possible solution to the reduction of the processor power consumption. The de-synchronization methodology can be considered as a fast and efficient way to convert synchronous circuits into asynchronous ones. The design flow that is used for the de-synchronization works with a synthesizable HDL specification of the circuit, using the conventional synchronous HDL constructs. Standard synchronous design tools can be used, however, in a more elaborate way. The de-synchronized LEON2 processor could provide a low power, low EMI, clock-jitter-free and clock-skew-free solution of a full featured opensource 32-bit processor.
Keywords :
"Clocks","Asynchronous circuits","Hardware design languages","Energy consumption","Circuit testing","Digital circuits","Wireless sensor networks","Boolean functions","Microelectronics","Informatics"
Publisher :
ieee
Conference_Titel :
Design and Diagnostics of Electronic Circuits and Systems, 2007. DDECS ´07. IEEE
Print_ISBN :
1-4244-1161-0
Type :
conf
DOI :
10.1109/DDECS.2007.4295283
Filename :
4295283
Link To Document :
بازگشت