• DocumentCode
    3625779
  • Title

    Fault Injection and Simulation for Fault Tolerant Reconfigurable Duplex System

  • Author

    Pavel Kubalik;Jiri Kvasnicka;Hana Kubatova

  • Author_Institution
    Department of Computer Science and Engineering, Czech Technical University in Prague, Karlovo nam. 13, 121 35 Prague 2. e-mail: xkubalik@fel.cvut.cz
  • fYear
    2007
  • fDate
    4/1/2007 12:00:00 AM
  • Firstpage
    1
  • Lastpage
    4
  • Abstract
    The implementation and the fault simulation technique for the highly reliable digital design using two FPGAs under a processor control is presented. Two FPGAs are used for duplex system design, each including the combination of totally self-checking blocks based on parity predictors to obtain better dependability parameters. Combinatorial circuit benchmarks have been considered in all our experiments and computations. A Totally Self-Checking analysis of duplex system is supported by experimental results from our proposed FPGA fault simulator, where SEU-fault resistance is observed. Our proposed hardware fault simulator is compared also with the software simulation. An area overhead of individual parts implemented in each FPGA is also discussed.
  • Keywords
    "Fault tolerant systems","Circuit faults","Field programmable gate arrays","Hardware","Computational modeling","Circuit simulation","Random access memory","Circuit testing","Software tools","Automatic testing"
  • Publisher
    ieee
  • Conference_Titel
    Design and Diagnostics of Electronic Circuits and Systems, 2007. DDECS ´07. IEEE
  • Print_ISBN
    1-4244-1161-0
  • Type

    conf

  • DOI
    10.1109/DDECS.2007.4295312
  • Filename
    4295312