Title :
JPEG Hardware Accelerator Design for FPGA
Author :
Kaan Duman;Fuat Cogun;Levent Oktem
Author_Institution :
Elektrik ve Elektronik M?hendisli?i B?l?m?, Bilkent ?niversitesi, Ankara, T?RK?YE. kduman@ug.bilkent.edu.tr
fDate :
6/1/2007 12:00:00 AM
Abstract :
A fully pipelined JPEG hardware accelerator that runs on FPGA is presented. The accelerator is designed interactively in a simulation environment, using a DSP hardware design automation tool chain. The encoder part of the accelerator accepts 8?8 image blocks in a streaming fashion, and outputs the zigzag-scanned, quantized 2D DCT coefficients of the block. The decoder part accepts zigzag-scanned, quantized DCT coefficients, and outputs reconstructed 8?8 image block. Each part has a throughput of one system clock per pixel per channel. The encoder employs a fast pipelined implementation for 2D DCT (LK.C. Agonstini et al., 2001). For the decoder, a new pipelined 2D IDCT structure is developed. Our IDCT structure is based on an IDCT factorization for software implementation, and is inspired by the pipelined DCT structure employed in the encoder. The resource utilization and maximum frequency figures for a particular FPGA target suggest that our accelerator has competitive performance.
Keywords :
"Hardware","Field programmable gate arrays","Discrete cosine transforms","Decoding","Digital signal processing","Design automation","Streaming media","Image reconstruction","Throughput","Clocks"
Conference_Titel :
Signal Processing and Communications Applications, 2007. SIU 2007. IEEE 15th
Print_ISBN :
1-4244-0719-2
DOI :
10.1109/SIU.2007.4298563