DocumentCode :
3628363
Title :
Architecture and VLSI realization of a high-speed programmable decoder for LDPC convolutional codes
Author :
Marcos B.S. Tavares;Steffen Kunze;Emil Matus;Gerhard P. Fettweis
Author_Institution :
Vodafone Chair Mobile Communications Systems, Technische Universit?t Dresden, D-01062, Germany
fYear :
2008
fDate :
7/1/2008 12:00:00 AM
Firstpage :
215
Lastpage :
220
Abstract :
In this paper, we present a novel high-speed dual-core programmable decoder architecture for LDPC convolutional codes and their tail-biting versions. This architecture uses a modified Min-Sum algorithm and enables the decoding of a multitude of codes with different node degree distributions, rates and block lengths. We show how the parallelization concepts are derived using the properties of the bipartite graphs underlying the codes. Moreover, the hardware elements composing the architecture will be presented and analyzed in detail. The programmability of the decoder is also considered. Finally, we present the synthesis results for a prototype ASIC which is capable of achieving high decoding throughput still with very high flexibility, relatively low power consumption and small area.
Keywords :
"Decoding","Computer architecture","Parity check codes","Complexity theory","Magnetic cores","Convolutional codes","Read only memory"
Publisher :
ieee
Conference_Titel :
Application-Specific Systems, Architectures and Processors, 2008. ASAP 2008. International Conference on
ISSN :
1063-6862
Print_ISBN :
978-1-4244-1897-8
Type :
conf
DOI :
10.1109/ASAP.2008.4580181
Filename :
4580181
Link To Document :
بازگشت